**Subject: COMPUTER ORGANIZA** Code: AC58/AT58

## **AMIETE - CS/IT**

**JUNE 2013** Time: 3 Hours

PLEASE WRITE YOUR ROLL NO. AT THE SPACE PROVIDED ON EACH PAGE IMMEDIATELY AFTER RECEIVING THE QUESTION PAPER.

NOTE: There are 9 Questions in all.

- Question 1 is compulsory and carries 20 marks. Answer to Q.1 must be written in the space provided for it in the answer book supplied and nowhere else.
- The answer sheet for the Q.1 will be collected by the invigilator after 45 minutes of the commencement of the examination.
- Out of the remaining EIGHT Ouestions answer any FIVE Ouestions. Each question carries 16 marks.

| Any required data not explicitly given, may be suitably assumed and stated. |                                                                                   |                                                                              |                                                                      |  |  |
|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| Q.1                                                                         | Choose the correct or the best alternative in the following: $(2 \times 10^{-5})$ |                                                                              |                                                                      |  |  |
|                                                                             | a.                                                                                | A logic circuit that can add two binary numbers is                           |                                                                      |  |  |
|                                                                             |                                                                                   | (A) OR<br>(C) NAND                                                           | ( <b>B</b> ) AND ( <b>D</b> ) NOT                                    |  |  |
|                                                                             | b.                                                                                | When a subroutine is called, the CALL instructions is stored in/on t         | address of the instruction following the                             |  |  |
|                                                                             |                                                                                   | <ul><li>(A) stack pointer</li><li>(C) program counter</li></ul>              | <ul><li>(B) accumulator</li><li>(D) stack</li></ul>                  |  |  |
|                                                                             | c.                                                                                | Memory access in RISC architectur                                            | re is limited to instructions                                        |  |  |
|                                                                             |                                                                                   | (A) CALL and RET<br>(C) STA and LDA                                          | (B) PUSH and POP<br>(D) MOV and JMP                                  |  |  |
|                                                                             | d.                                                                                | The branch logic that provides dec is known as                               | ision making capabilities in the control unit                        |  |  |
|                                                                             |                                                                                   | <ul><li>(A) controlled transfer</li><li>(C) unconditional transfer</li></ul> | <ul><li>(B) conditional transfer</li><li>(D) none of these</li></ul> |  |  |
|                                                                             | e. Interrupts which are initiated by an instruction are                           |                                                                              |                                                                      |  |  |
|                                                                             |                                                                                   | <ul><li>(A) internal</li><li>(C) hardware</li></ul>                          | <ul><li>(B) external</li><li>(D) software</li></ul>                  |  |  |
|                                                                             | f.                                                                                | Pipelining strategy is called impler                                         | ment                                                                 |  |  |
|                                                                             |                                                                                   | (A) instruction execution                                                    | (B) instruction prefetch                                             |  |  |

(C) instruction decoding

(**D**) instruction manipulation

## Student Bounty Com ROLL NO. **Code: AC58/AT58** Subject: COMPUTER ORGANIZA How many address lines are needed to address each memory locations in 2048 X 4 memory chip? **(A)** 10 **(B)** 11 **(C)** 8 **(D)** 12 h. When the RET instruction at the end of subroutine is executed, (A) The information where the stack is initialized is transferred to the stack pointer (B) The memory address of the RET instruction is transferred to the program counter (C) Two data bytes stored in the top two locations of the stack are transferred to the program counter (D) Two data bytes stored in the top two locations of the stack are transferred to the stack pointer i. The method for updating the main memory as soon as a word is removed from the Cache is called (A) write-through (B) write-back (C) protected write (D) cache-write j. How many 128 X 8 RAM chips are needed to provide a memory capacity of 2048 bytes? (A) 8 **(B)** 16 **(C)** 24 **(D)** 32 **Answer any FIVE Ouestions out of EIGHT Ouestions.** Each question carries 16 marks. Define processor clock and clock rate. **(4)** Explain instruction sequencing and give an illustration. (3+3)Explain input, output and arithmetic logic unit of a computer. **(6)**

## **Q.2**

- Explain how stack is used for nested subroutines. Show the flow of execution Q.3 using a suitable example. (10)
  - b. Explain Autoincrement and Autodecrement mode. Where are these used? (6)
- **Q.4** a. Describe the hardware mechanism for handling multiple interrupt requests. (4)
  - b. What are handshaking signals? Explain the handshake control of data transfer during input and output operation.
  - c. Draw the typical block diagram of a DMA controller and explain how it is used for direct data transfer between memory and peripherals. **(6)**

|            |     | ROLL NO.                                                                                                                                                         |                 |
|------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| (          | Cod | e: AC58/AT58 Subject: COMPUTER ORGANIZA                                                                                                                          | 100             |
| Q.5        | a.  | What are the needs for input-output interface? Explain the functions of a t 8-bit parallel interface in detail.                                                  | yPOLITATION (8) |
|            | b.  | Describe the USB architecture with the help of a neat diagram.                                                                                                   | (8)             |
| Q.6        | a.  |                                                                                                                                                                  | an<br>(6)       |
|            | b.  | Briefly explain asynchronous and synchronous DRAMs.                                                                                                              | (10)            |
| <b>Q.7</b> | a.  | Design a fast adder. What are the variations in a fast adder?                                                                                                    | (6)             |
|            | b.  | Explain how the virtual address is converted into real address in paged virtual memory system. Give an example.                                                  | 1 a (8)         |
|            | c.  | Differentiate between magnetic-disk and CD-ROM systems.                                                                                                          | (2)             |
| Q.8        | a.  | Give the algorithm for multiplication of signed 2's complement numbers a illustrate with an example.                                                             | and (8)         |
|            | b.  | Explain the representation of floating point numbers in detail. Give the IE standard double precision floating point format.                                     | EEE (8)         |
| Q.9        | a.  | What are the advantages and disadvantages of hardwired a microprogrammed control?                                                                                | and (5)         |
|            | b.  | Draw neat diagram of single bus organization of CPU showing ALU, types of registers and the data paths among them. Compare it with multibus organization of CPU. |                 |