



# **Electronics**

Advanced Subsidiary GCE

Unit F612: Signal Processors

## Mark Scheme for June 2012

OCR (Oxford Cambridge and RSA) is a leading UK awarding body, providing a wide range of qualifications to meet the needs of candidates of all ages and abilities. OCR qualifications include AS/A Levels, Diplomas, GCSEs, OCR Nationals, Functional Skills, Key Skills, Entry Level qualifications, NVQs and vocational qualifications in areas such as IT, business, languages, teaching/training, administration and secretarial skills.

It is also responsible for developing new specifications to meet national requirements and the needs of students and teachers. OCR is a not-for-profit organisation; any surplus made is invested back into the establishment to help towards the development of qualifications and support, which keep pace with the changing needs of today's society.

This mark scheme is published as an aid to teachers and students, to indicate the requirements of the examination. It shows the basis on which marks were awarded by examiners. It does not indicate the details of the discussions which took place at an examiners' meeting before marking commenced.

All examiners are instructed that alternative correct answers and unexpected approaches in candidates' scripts must be given marks that fairly reflect the relevant knowledge and skills demonstrated.

Mark schemes should be read in conjunction with the published question papers and the report on the examination.

OCR will not enter into any discussion or correspondence in connection with this mark scheme.

© OCR 2012

Any enquiries about publications should be addressed to:

OCR Publications PO Box 5050 Annesley NOTTINGHAM NG15 0DL

Telephone:0870 770 6622Facsimile:01223 552610E-mail:publications@ocr.org.uk

F612

| Q | Question |       | Answer                                                                                                                                                                                                                                                                                                      | Marks  | Guidance                                                                                                                                               |
|---|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 | (a)      |       | output / V<br>+15<br>+10<br>+5<br>-15 -10 -5 +5 +10 +15<br>-10 -10<br>-10<br>-15                                                                                                                                                                                                                            | 3      | straight line through origin [1]<br>gradient of +1 [1]<br>saturating at +13 V and -13 V (± 1 V by eye) [1]                                             |
|   | (b)      |       | power amplifier                                                                                                                                                                                                                                                                                             | 1      |                                                                                                                                                        |
|   | (c)      | (i)   | <ul> <li>any two of the following [1] each:</li> <li>V<sub>+</sub> = voltage at X, V<sub>-</sub> = voltage at Y; V<sub>out</sub> = voltage at Z,</li> <li>A is op-amp gain without any feedback;</li> <li>voltage at output divided by difference at inputs;</li> <li>when op-amp not saturated;</li> </ul> | 2      | <b>accept</b> signal for voltage<br><b>reject</b> current / charge / power for voltage<br><b>accept</b> $A = \frac{V_{out}}{V_+ - V}$ instead of words |
|   |          | (ii)  | 6.0 V                                                                                                                                                                                                                                                                                                       | 1      | accept 5.95 V                                                                                                                                          |
|   |          | (iii) | I = V/R (eor);<br>= 6/16 = 0.375 A;                                                                                                                                                                                                                                                                         | 1<br>1 | <b>accept</b> reverse calculation with $V = IR$ (not $R = V/I$ ) for [2] no ecf from incorrect V:                                                      |
|   |          | (iv)  | P = VI = 2.25W                                                                                                                                                                                                                                                                                              | 1      | allow ecf from incorrect <i>V, I</i><br>400 mA gives 2.4 W for [1]                                                                                     |

| Q | uestio | n |                                                    | Answer    |   | Marks | Guidance                                                                                                                                                                                                          |
|---|--------|---|----------------------------------------------------|-----------|---|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | (a)    |   | start<br>a<br>let S7 = input<br>S7 = 20<br>no<br>a | yes ► b   |   | 4     | correct input box for [1]<br>correct decision box for [2]<br>incorrect decision box with S7 for [1]<br>correct connection labels for [1]<br>look for correct syntax<br>accept 20 <sub>16</sub> or 20 <sub>H</sub> |
| 2 | (d)    |   | <u>S6</u>                                          | 0110 000  | 1 | 3     | each correct binary word for [1] each                                                                                                                                                                             |
|   |        |   | S5                                                 | 1111 0010 | 3 |       | all three display numbers match binary for [1]                                                                                                                                                                    |
|   |        |   | S4                                                 | 1101 1010 | 2 |       |                                                                                                                                                                                                                   |
|   |        |   |                                                    |           |   | 1     |                                                                                                                                                                                                                   |



| Question | n    | Answer                                                                                                      | Marks | Guidance                                                                                                                                                                                                                        |
|----------|------|-------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3 (a)    |      | microphone  tana control voltage amplifier volume control power amplifier laudspeaker                       | 4     | microphone first, loudspeaker last for [1]<br>power amplifier just before loudspeaker for [1]<br>volume control anywhere before power amplifier for [1]<br>tone control anywhere before voltage amplifier for [1]               |
| (b) (    | (i)  |                                                                                                             | 3     | correct symbols for all three components, as shown [1]<br>resistor and microphone in series with supply rails [1]<br>capacitor between microphone-resistor to amplifier input [1]                                               |
|          | (ii) | 10 k $\Omega$ or above;<br>to allow most of the signal from the microphone to reach<br>the amplifier owtte; | 1     | <b>accept</b> input impedance should always be larger than output<br>impedance / reduce lost volts in microphone / reduce current<br>in microphone / reduce loss of signal from microphone<br><b>reject</b> to match impedances |

F612

F612

Mark Scheme



F612

| Q | Question |      | Answer                                                |                       |                       |                       |                  |                                                                         |                                                                  |  | Marks  | Guidance                                                                                                                                                                 |
|---|----------|------|-------------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|--|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4 | (a)      |      | Answer                                                |                       |                       | stem                  |                  | 2<br>2<br>~<br>~<br>~<br>~<br>~<br>~<br>~<br>~<br>~<br>~<br>~<br>~<br>~ | AND gate output connected to R [1]<br>gate inputs to C and A [1] |  |        |                                                                                                                                                                          |
|   | (b)      |      | R at leas<br>RC = 8.0                                 | st 1 kΩ;<br>) s to gi | ve valu               | ie of C;              |                  |                                                                         |                                                                  |  | 1<br>1 |                                                                                                                                                                          |
|   | (c)      | (i)  | state           0           1           2           3 | C<br>0<br>0<br>0<br>0 | B<br>0<br>0<br>1<br>1 | A<br>0<br>1<br>0<br>1 | <b>X</b> 1 1 0 0 | Y       0       1       1       1                                       | <b>Z</b> 0 0 0 1                                                 |  | 2      | correct pattern for [2]<br>A and C swapped round for [1]                                                                                                                 |
|   |          |      | 4                                                     | 1                     | 0                     | 0                     | 0                | 0                                                                       | 1                                                                |  |        |                                                                                                                                                                          |
|   |          | (ii) | $Z = \overline{C}.B.$                                 | A + C.Ē               | B.A                   |                       |                  |                                                                         |                                                                  |  | 2      | each correct term for [1]<br><b>accept</b> ecf from if 4ci worth [1] e.g. $Z = \overline{A}.B.C + A.\overline{B}.\overline{C}$<br><b>accept</b> simplified $Z = C + B.A$ |

| Question | Answer | Marks | Guidance                                                                                                                                                                                                                                                                                                                                            |
|----------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |        | 3     | use of NOT gates to invert each input [1]<br>correct AND gates to generate both terms [1]<br>correct OR gate to generate final expression [1]<br>accept three input AND gates<br>accept ecf <b>either</b> from $Z = \overline{A}.B.C + A.\overline{B}.\overline{C}$ or $Z = C + B.A$ for<br>full marks<br>accept correct simplified circuit for [3] |

| C | Question |       | Answer                                                                                                   | Marks       | Guidance                                                                                                                                                                         |
|---|----------|-------|----------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 | (a)      |       | output low when both inputs high;<br>otherwise output high;                                              | 1<br>1      | <b>accept</b> output <i>only</i> low when both inputs high for [2]<br><b>accept</b> 1 or 5V for high, 0 or 0V for low<br><b>reject</b> on/off, input/no input, positive/negative |
|   | (b)      | (i)   | active-low: inputs need to go low to change output;<br>set: make output high;<br>reset: make output low; | 1<br>1<br>1 | <b>not just</b> normally held high, activates circuit<br><b>accept</b> Z for output throughout<br><b>accept</b> set and reset round wrong way for [1]                            |
|   |          | (ii)  | gate 1 has one input (X) low so Y must be high;<br>gate 2 has two inputs (W, Y) high so Z must be low;   | 1<br>1      | not just Y is high<br>not just Z is low                                                                                                                                          |
|   |          | (iii) |                                                                                                          | 3           | Y and Z have opposite states throughout [1]<br>Z goes high and stays high when W pulsed low [1]<br>Z goes low and stays low when X pulsed low [1]                                |

| Q | Question |       | Answer                                                                                                               | Marks            | Guidance                                                                                                                         |
|---|----------|-------|----------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 6 | (a)      | (i)   | +5 V                                                                                                                 | 4                | S and R to 0 V rail [1]<br>$\overline{Q}$ to D and Q goes to output [1]<br>NOT gate to clock [1]<br>correct input and output [1] |
|   |          | (ii)  | 2 <sup>10</sup> / 1024 Hz                                                                                            | 1                |                                                                                                                                  |
|   |          | (iii) | frequency less likely to change as time goes on / easier to get the correct frequency (than setting <i>RC</i> value) | 1                | not just more precise / accurate / reliable                                                                                      |
|   | (b)      |       | four;<br>one nought;<br>ten;<br>seven;                                                                               | 1<br>1<br>1<br>1 | in any order                                                                                                                     |
|   | (c)      |       | (F) E AD BC                                                                                                          | 3                | first box E for [1]<br>D immediately after A anywhere for [1]<br>then C immediately after B for [1]<br>remember AD before BC?    |

F612

| Q | uestion | Answer                                                                                                                             | Marks  | Guidance                                                                                                                                         |
|---|---------|------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 | (a)     |                                                                                                                                    | 1      |                                                                                                                                                  |
|   | (b)     | correct substitution into summing amp formula<br>e.g. $-\frac{V_{out}}{20k} = \frac{5.2}{100k} + \frac{-1.3}{100k}$ ;<br>- 0.78 V; | 1<br>2 | <b>accept</b> 20, 100 and 100 in substitution<br>accept 0.78 V for [2]<br>accept -0.8 V for [3]                                                  |
|   | (c)     |                                                                                                                                    | 3      | all resistors between 1 k $\Omega$ and 10 M $\Omega$ [1]<br>resistors to give gain of magnitude 5 [1]<br>correct inverting amplifier circuit [1] |

F612

| F61 | 2 |
|-----|---|
|-----|---|

| Q | Question |      | Answer                                                                                                                                                                 | Marks | Guidance                                     |
|---|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------|
| 8 | (a)      |      |                                                                                                                                                                        | 4     | each correct link for [1]                    |
|   | (b)      | (i)  | one chip makes many different systems / only one chip for<br>a complete system / (smaller pcb) because one chip<br>replaces many in a system                           | 1     | not just programmable / reprogrammable owtte |
|   |          | (ii) | <ul> <li>any one of:</li> <li>system is faster;</li> <li>don't need programming skills;</li> <li>easier to understand;</li> <li>less complicated to design;</li> </ul> | 1     | not cheaper                                  |

### **APPENDIX 1**

## **Quality of Written Communication**

| 3 | The candidate expresses complex ideas extremely clearly and fluently.<br>Sentences and paragraphs follow on from one another smoothly and logically.<br>Arguments are consistently relevant and well structured.<br>There will be few, if any, errors of grammar, punctuation and spelling.                                                  |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | The candidate expresses straightforward ideas clearly, if not always fluently.<br>Sentences and paragraphs may not always be well connected.<br>Arguments may sometimes stray from the point or be weakly presented.<br>There may be some errors of grammar, punctuation and spelling, but not such as to suggest a weakness in these areas. |
| 1 | The candidate expresses simple ideas clearly, but may be imprecise and awkward in dealing with complex or subtle concepts.<br>Arguments may be of doubtful relevance or obscurely presented.<br>Errors in grammar, punctuation and spelling may be noticeable and intrusive, suggesting weaknesses in these areas.                           |
| 0 | The language has no rewardable features.                                                                                                                                                                                                                                                                                                     |

OCR (Oxford Cambridge and RSA Examinations) 1 Hills Road Cambridge CB1 2EU

**OCR Customer Contact Centre** 

#### **Education and Learning**

Telephone: 01223 553998 Facsimile: 01223 552627 Email: general.qualifications@ocr.org.uk

#### www.ocr.org.uk

For staff training purposes and as part of our quality assurance programme your call may be recorded or monitored

Oxford Cambridge and RSA Examinations is a Company Limited by Guarantee Registered in England Registered Office; 1 Hills Road, Cambridge, CB1 2EU Registered Company Number: 3484466 OCR is an exempt Charity

OCR (Oxford Cambridge and RSA Examinations) Head office Telephone: 01223 552552 Facsimile: 01223 552553



