## 

## AS ELECTRONICS

ELEC2 Further Electronics Mark scheme

2430

June 2016

Version: 1.0 Final

Mark schemes are prepared by the Lead Assessment Writer and considered, together with the relevant questions, by a panel of subject teachers. This mark scheme includes any amendments made at the standardisation events which all associates participate in and is the scheme which was used by them in this examination. The standardisation process ensures that the mark scheme covers the students' responses to questions and that every associate understands and applies it in the same correct way. As preparation for standardisation each associate analyses a number of students' scripts. Alternative answers not already covered by the mark scheme are discussed and legislated for. If, after the standardisation process, associates encounter unusual answers which have not been raised they are required to refer these to the Lead Assessment Writer.

It must be stressed that a mark scheme is a working document, in many cases further developed and expanded on the basis of students' reactions to a particular paper. Assumptions about future mark schemes on the basis of one year's document should be avoided; whilst the guiding principles of assessment remain constant, details will change, depending on the content of a particular examination paper.

Further copies of this mark scheme are available from aqa.org.uk

Copyright © 2016 AQA and its licensors. All rights reserved.

AQA retains the copyright on all its publications. However, registered schools/colleges for AQA are permitted to copy material from this booklet for their own internal use, with the following important exception: AQA cannot give permission to schools/colleges to photocopy any material that is acknowledged to a third party even for internal use within the school/college.

## MARK SCHEME – AS ELECTRONICS – ELEC2 – JUNE 2016

| Question | Part | Sub-<br>part | Answer                                                                                                                                                                                                                                    | Mark          | Comments/<br>Guidance |
|----------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------------|
|          |      |              |                                                                                                                                                                                                                                           |               |                       |
| 1        | (a)  | (i)          | Input to + input and output from output $\checkmark$ , link from output to – input $\checkmark$                                                                                                                                           | 2             |                       |
|          |      |              |                                                                                                                                                                                                                                           |               |                       |
| 1        | (a)  | (ii)         | 1 or +1 or 'one' or 'unity' (not -1 or 'unit')                                                                                                                                                                                            | 1             |                       |
|          |      |              |                                                                                                                                                                                                                                           |               |                       |
| 1        | (a)  | (iii)        | Voltage follower acts as a buffer or has a very large input resistance<br>Reference to situation e.g. matches output resistance of microphone to input<br>of amplifier - To ensure that most of the output voltage from the microphone is | 1<br>1        |                       |
|          |      |              | not lost across its internal resistance / or does not draw current from mic                                                                                                                                                               |               |                       |
|          |      |              |                                                                                                                                                                                                                                           |               |                       |
| 1        | (b)  |              | Resistor from Vin1 to + input, resistor from Vin2 to - input, feedback resistor from - input to output, resistor from + input to 0V                                                                                                       | 4             |                       |
|          | ·    |              |                                                                                                                                                                                                                                           |               |                       |
| 1        | (c)  |              | Substitution into formula, Vout = Vin x gain<br>Correct answer 2V                                                                                                                                                                         | <b>1</b><br>1 |                       |

## MARK SCHEME – AS ELECTRONICS – ELEC2– JUNE 2016

| Question | Part | Sub-<br>part | Answer                                                                                                                                                                                                               | Mark | Comments/<br>Guidance     |
|----------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------|
| 2        | (a)  | (i)          | resistor from +Vs to discharge $\checkmark$ , threshold and trigger connected $\checkmark$ , resistor between discharge and trigger/threshold $\checkmark$ , capacitor between trigger/threshold and 0V $\checkmark$ | 4    |                           |
| 2        | (b)  | (i)          | Correct substitution in $t_1=0.7R_bC \checkmark$ , $R_b = 70 \times 10^{-3} / (0.7 \times 10 \times 10^{-6}) = 10k\checkmark$                                                                                        | 2    |                           |
| 2        | (b)  | (ii)         | Correct substitution in $t_h=0.7C(R_a+R_b)\checkmark$ , (0.43/(0.7 x 10 x 10 <sup>-6</sup> )) – (10 x 10 <sup>3</sup> )<br>=51.4kΩ ✓                                                                                 | 2    |                           |
| 2        | (c)  |              | + of buzzer to +V <sub>s</sub> $\checkmark$ , other connection to V <sub>out</sub> $\checkmark$                                                                                                                      | 2    | Allow any valid<br>driver |
| 2        | (d)  |              | replace $R_a$ with a variable resistor.                                                                                                                                                                              | 1    |                           |

| Question | Part | Sub-<br>part | Answer                                                                                                                                                                     | Mark | Comments/<br>Guidance |
|----------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|
|          | 1    |              |                                                                                                                                                                            |      |                       |
| 3        | (a)  |              | B✓                                                                                                                                                                         | 1    |                       |
|          |      |              |                                                                                                                                                                            |      |                       |
| 3        | (b)  |              | Q to following D $\checkmark$ , All Rs connected together $\checkmark$ , All CKs connected together $\checkmark$ , D <sub>0</sub> labelled as (serial) input $\checkmark$  | 4    |                       |
|          |      |              |                                                                                                                                                                            |      |                       |
| 3        | (c)  | (i)          | flip-flop reset / Q=0 / Q'=1 ✓                                                                                                                                             | 1    |                       |
|          |      |              | · · · · ·                                                                                                                                                                  |      |                       |
| 3        | (c)  | (ii)         | All off / Sign not illuminated ✓                                                                                                                                           | 1    |                       |
|          |      |              |                                                                                                                                                                            |      |                       |
| 3        | (d)  | (i)          | A new LED will light and stay lit on each clock pulse $\checkmark$ , from left to right / Q0 to Q3 $\checkmark$                                                            | 2    |                       |
|          | •    |              |                                                                                                                                                                            |      |                       |
| 3        | (d)  | (ii)         | LEDs switch off and stay off on each clock pulse (going from left to right / Q0 to Q3) $\checkmark$ , until serial input is logic 1 again and process repeats $\checkmark$ | 2    |                       |

| Question | Part | Sub-<br>part | Answer                                                                                                                                                                                                                                         | Mark    | Comments/<br>Guidance |
|----------|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|
|          |      |              |                                                                                                                                                                                                                                                |         |                       |
| 4        | (a)  |              | D to Q' $\checkmark$ , all Rs connected and connected to AND gate output $\checkmark$ ,CK to previous Q' $\checkmark$ ,Q1 and Q3 to AND gate input $\checkmark$ , clock input labelled $\checkmark$                                            | 5       |                       |
|          |      |              |                                                                                                                                                                                                                                                |         |                       |
| 4        | (b)  |              | Multiple input signals (bounce) $\checkmark$ , each time the contacts close $\checkmark$                                                                                                                                                       | 2       |                       |
|          | 11   |              |                                                                                                                                                                                                                                                | II      |                       |
| 4        | (c)  | (i)          | <ul> <li>Only one input pulse can be produced ✓</li> <li>Capacitor discharges instantly on first contact to 0V ✓</li> <li>Capacitor holds the input low ✓ (during switch bounce)</li> <li>Capacitor takes time to charge through R✓</li> </ul> | 2 (max) |                       |
|          |      |              |                                                                                                                                                                                                                                                | · · ·   |                       |
| 4        | (c)  | (ii)         | Value of T from oscilloscope trace $\checkmark$ (e.g. between 0.1s and 1.2s)<br>Use of T=RC or T <sup>1</sup> / <sub>2</sub> =0.69RC $\checkmark$<br>Leading to realistic value of capacitor $\checkmark$ (e.g. C between 10µF and 180µF)      | 3       |                       |

| Question | Part | Sub-<br>part | Answer                                                                                                                                                                                                                           | Mark    | Comments/<br>Guidance |
|----------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|
|          |      | •            |                                                                                                                                                                                                                                  |         |                       |
| 5        | (a)  | (i)          | -5 V 🗸                                                                                                                                                                                                                           | 1       |                       |
|          |      |              |                                                                                                                                                                                                                                  | -       | 1                     |
| 5        | (a)  | (ii)         | 100kHz ✓                                                                                                                                                                                                                         | 1       |                       |
|          |      |              |                                                                                                                                                                                                                                  |         |                       |
| 5        | (a)  | (iii)        | realisation that the input resistance of amplifier is $10k\Omega \checkmark$ , use of V=IR to calculate current correctly $\checkmark$                                                                                           | 2       |                       |
|          |      |              |                                                                                                                                                                                                                                  | -       |                       |
| 5        | (a)  | (iv)         | current passes through input resistor ✓<br>through feedback resistor ✓<br>NOT into the input terminal of the op-amp ✓                                                                                                            | 2 (max) |                       |
|          |      |              |                                                                                                                                                                                                                                  |         |                       |
| 5        | (b)  | (i)          | Use of 50V and 1uA in R=V/I $\checkmark$ to calculate resistance of 50M0 $\checkmark$                                                                                                                                            | 2       |                       |
|          |      |              |                                                                                                                                                                                                                                  |         |                       |
| 5        | (b)  | (ii)         | 1uA current through feedback resistor $\checkmark$ , use of V=IR $\checkmark$ , -10V $\checkmark$<br>Or use of amplifier voltage gain formula Vout = -Rf/Ri x Vin $\checkmark$ = -10M/50M x 50V $\checkmark$ = -10V $\checkmark$ | 3       |                       |

| Question | Part | Sub-<br>part | Answer                                                                                                                                                                                                                                                                                                                                         | Mark    | Comments/<br>Guidance |
|----------|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|
|          |      |              |                                                                                                                                                                                                                                                                                                                                                |         |                       |
| 6        | (a)  |              | Use of inverting amplifier formula $\checkmark$ , to give a gain of -4.7 $\checkmark$ , assuming gain of source follower is 1 (0.6 to 1) $\checkmark$                                                                                                                                                                                          | 3       |                       |
|          |      |              |                                                                                                                                                                                                                                                                                                                                                |         |                       |
| 6        | (b)  |              | Biases the MOSFETs $\checkmark$ (into conduction), to reduce cross-over distortion $\checkmark$                                                                                                                                                                                                                                                | 2       |                       |
|          | 1 1  |              |                                                                                                                                                                                                                                                                                                                                                |         |                       |
| 6        | (c)  | (i)          | summing amplifier                                                                                                                                                                                                                                                                                                                              | 1       |                       |
|          | 1 1  |              |                                                                                                                                                                                                                                                                                                                                                |         |                       |
| 6        | (c)  | (ii)         | Gain = -10 so 2V x-10=-20V $\checkmark$<br>But amplifier saturates so output = -10V to -12V $\checkmark$                                                                                                                                                                                                                                       | 2       |                       |
|          |      |              | · · ·                                                                                                                                                                                                                                                                                                                                          |         |                       |
| 6        | (c)  | (iii)        | motor continues to rotate / voltage from B continues to decrease ✓<br>amplifier stops being saturated / V <sub>out</sub> becomes smaller magnitude✓<br>when voltage at B is about -1V ✓<br>motor slows down ✓<br>and comes to a stop when voltage at B is {almost} -2V or V <sub>out</sub> is almost 0V✓<br>Reference to overshoot / hunting ✓ | 3 (max) |                       |